基于低功耗FPGA芯片的數(shù)字控制電路設(shè)計(jì)

打開文本圖片集
中圖分類號(hào):TN711;TN713 文獻(xiàn)標(biāo)識(shí)碼:A 文章編號(hào):2096-4706(2025)08-0029-05
Abstract:Digital control circuits constitute one of the components of the radar receiver system. Under the same functionaldesign,inordertorducethepowerconsumptionofthecoredeviceFPGAofthedigitalcontrolcircuitwithnthefull temperaturerange,thedesignofthedigitalcontrolcircuit isoptimized.Comparativedesignsareconductedfordomestic FPGA devices JFM7K325T and JFMK50T4.It can beobtained that the power consumption of JFM7K325T at normal temperature isapproximately 2 . 3 W ,and within the full temperature range (-40 to ),the power consumption reaches1.9 to 8 W, and the maximum current required bythecorevoltageis2A.Thepowerconsumptionof JFMK5OT4 atroom temperature is only 1.175 W, and the maximum power consumption reaches 2 . 8 W within the full temperature range. Under the same environmental temperature,the power consumption is decreased by 1 / 2 to 3/4.The power supply design, thermal design,and spatial design of the chips are significantly reduced, and the cost of a single chip can also be lowered by 2/3.
Keywords: domesticization; FPGA; low power consumption; digital control circuit
0 引言
雷達(dá)接收機(jī)系統(tǒng)中數(shù)字控制電路常用的FPGA芯片為Xilinx公司的XCK325T(以下簡(jiǎn)稱K7),其優(yōu)點(diǎn)包括IO資源豐富、高速口通道多、體積合理。(剩余4990字)